

# Ryerson University Department of Electrical and Computer Engineering COE328 – Digital Systems

|                         | <del></del>                        |  |  |
|-------------------------|------------------------------------|--|--|
| Course Number           | COE 328                            |  |  |
| Course Title            | Digital Systems                    |  |  |
| Semester/Year           | Fall 2023                          |  |  |
| Instructor              | Arghavan Asad                      |  |  |
| TA Name                 | Seham Al Abdul Wahid               |  |  |
|                         |                                    |  |  |
| Lab/Tutorial Report No. | 6                                  |  |  |
|                         |                                    |  |  |
| Report Title            | Design of a Simple General-Purpose |  |  |
| -                       | Processor                          |  |  |
|                         |                                    |  |  |
| Section No.             | 9                                  |  |  |
| Group No.               | 7                                  |  |  |
| Submission Date         | Dec 3, 2023                        |  |  |
| Due Date                | Dec 4, 2023                        |  |  |

## Table Of Contents:

| Introduction:                    | 3  |
|----------------------------------|----|
| Components:                      | 3  |
| Description of Components:       | 3  |
| Latch 1/Latch 2:                 | 3  |
| Truth Table:                     | 3  |
| Circuit Diagram / Block Diagram: | 3  |
| Waveform:                        | 4  |
| VHDL:                            | 4  |
| 4:16 Decoder:                    | 5  |
| Truth Table:                     | 5  |
| Circuit Diagram / Block Diagram: | 6  |
| Waveform:                        | 6  |
| VHDL:                            | 7  |
| Mealy FSM:                       | 8  |
| Truth Table:                     | 8  |
| Circuit Diagram / Block Diagram: | 9  |
| Waveform:                        | 9  |
| VHDL:                            | 10 |
| SSEG:                            | 14 |
| Truth Table:                     | 14 |
| Circuit Diagram / Block Diagram: | 14 |
| Waveform:                        | 14 |
| VHDL:                            | 14 |
| ALU_1:                           | 14 |
| Description:                     | 14 |
| Block Diagram:                   | 14 |
| Table of Microcode:              | 14 |
| Waveform:                        | 14 |
| VHDL:                            | 16 |
| ALU_2:                           | 16 |
| Description:                     | 16 |
| Block Diagram:                   | 16 |
| Table of Microcode:              | 16 |
| Waveform:                        | 16 |
| VHDL:                            | 17 |
| ALU_3:                           | 18 |
| Description:                     | 18 |
| Block Diagram:                   | 18 |
| Table of Microcode:              | 18 |
| Waveform:                        | 18 |
| VHDL:                            | 19 |
| Conclusion:                      | 19 |

#### **Introduction:**

The purpose of the lab is to design and implement a ALU to create a General Purpose Processor. The four key components in creating this device are procuring the input data, a storage unit, a control unit, and the ALU core. The General Purpose Processor consists of , 2 latches, 3 seven segment displays a 4 to 16 decoder, and an FSM (Mealy in this case). The first step is to input two 8 bit binary values, A and B (from the last two numbers of the student ID) into the 2 latches which are a part of the storage unit. The Control unit consists of a 4 to 16 decoder and the mealy machine counter which cycles through the 9 states while the decoder decodes the current state from the FSM to send to the ALU. The ALU takes the 16 bit input from the decoder and does an operation depending on the value from the decoder and returns a 8 bit value. The ALU has 9 different operations which then goes to the SSEGs to display the numbers in hexadecimal.

## **Components:**

### **Description of Components:**

In this lab, there are 5 components that make up the General Purpose Processor. The first component is the latch which takes an 8 bit input and temporarily stores the data to be used by the ALU. The second component is the Mealy machine which counts up from 0 to 8 and outputs the current states into the decoder. The third component is the 4 to 16 decoder which takes the states and outputs the corresponding microcode to the ALU. The fourth component is the ALU which performs the operation corresponding to the microcode and outputs the data to the final component, the SSEG, which takes the output from the ALU and displays it.

#### Latch 1/Latch 2:

#### Truth Table:

$$A = (53)_{16} = 01010011$$
  $B = (87)_{16} = 10000111$ 

| Input | Reset |   | Input    | Output (Reset = 0) | Output (Reset = 1) |
|-------|-------|---|----------|--------------------|--------------------|
| A     | 0     | 1 | 01010011 | 00000000           | 01010011           |
| В     | 0     | 1 | 10000111 | 00000000           | 10000111           |

Truth table for latch 1 and latch 2

### Circuit Diagram / Block Diagram:



Diagram of Latch 1 (only difference between one and two is that the input is B instead of A)

#### Waveform:



Waveform for one of the latches

#### VHDL:

```
LIBRARY ieee ;
     USE ieee.std_logic_l164.all;
    ENTITY latchl IS
    □PORT (A : IN STD LOGIC VECTOR(7 DOWNTO 0) ; -- 8 bit A input
     Resetn, Clock: IN STD_LOGIC ;-- 1 bit clock input and 1 bit reset input bit
    Q: OUT STD_LOGIC_VECTOR(7 DOWNTO 0)) ;-- 8 bit output END latch1;
8
    MARCHITECTURE Behavior OF latchl IS
    ■BEGIN
9
    PROCESS ( Resetn, Clock ) -- Process takes reset and clock as inputs
10
    BEGIN
11
    ☐IF Resetn ='1' THEN -- when reset input is '1' the latches does not operate
12
    -Q <= "00000000";
13
    ELSIF Clock'EVENT AND Clock ='1' THEN -- level sensitive based on clock
14
     Q <= A;
15
     -END IF;
16
     -END PROCESS;
17
    LEND Behavior;
18
19
```

VHDL code for both latches

## 4:16 Decoder:

### Truth Table:

4:16 Decoder Truth Table

| En | Input | Output            |
|----|-------|-------------------|
| 1  | 0000  | 0000000000000001  |
| 1  | 0001  | 0000000000000010  |
| 1  | 0010  | 000000000000100   |
| 1  | 0011  | 000000000001000   |
| 1  | 0100  | 000000000010000   |
| 1  | 0101  | 000000000100000   |
| 1  | 0110  | 000000001000000   |
| 1  | 0111  | 000000010000000   |
| 1  | 1000  | 000000100000000   |
| 1  | 1001  | 0000001000000000  |
| 1  | 1010  | 0000010000000000  |
| 1  | 1011  | 0000100000000000  |
| 1  | 1100  | 0001000000000000  |
| 1  | 1101  | 00100000000000000 |
| 1  | 1110  | 01000000000000000 |
| 1  | 1111  | 1000000000000000  |

The decoder only works when enable is 1

### Circuit Diagram / Block Diagram:



#### 4:16 Decoder block diagram

#### Waveform:



#### 4:16 Decoder waveform

#### VHDL:

```
library ieee;
      use ieee.std logic 1164.all;
    Entity decoder4tol6 is
 3
 4
    □port (a : in std logic vector(3 downto 0);
 5
             en : in std logic;
             d : out std_logic_vector(15 downto 0));
 6
 7
     end decoder4to16;
8
9
    □architecture decoder of decoder4tol6 is
10
    ⊟begin
11
    process (a)
12
             begin
13
                  if (en ='0') then
    d <= "0000000000000000";
14
15
                  else
    16
    case a is
17
                          when "0000" => d <= "0000000000000001";
18
                          when "0001" => d <= "00000000000000010";
19
                          when "0010" => d <= "00000000000000100";
20
                          when "0011" => d <= "0000000000001000";
21
                          when "0100" => d <= "0000000000010000";
                          when "0101" => d <= "000000000100000";
22
                          when "0110" => d <= "0000000001000000";
23
24
                          when "0111" => d <= "0000000010000000";
                          when "1000" => d <= "0000000100000000";
25
                          when "1001" => d <= "0000001000000000";
26
                          when "1010" => d <= "0000010000000000";
27
                          when "1011" => d <= "0000100000000000";
28
29
                          when "1100" => d <= "0001000000000000";
                          when "1101" => d <= "00100000000000000";
30
                          when "1110" => d <= "01000000000000000;
31
32
                          when "1111" => d <= "1000000000000000";
33
                          when others => d <= "0000000000000000;
34
                      end case;
35
                  end if;
36
          end process;
     Lend decoder;
37
```

4:16 Decoder VHDL

## Mealy FSM:

### Truth Table:

| Current<br>State | Current<br>State | Student<br>Number | Student<br>Number |                | State<br>ary)  |               | Number<br>(Binary) |
|------------------|------------------|-------------------|-------------------|----------------|----------------|---------------|--------------------|
| (Decimal)        | (Binary)         | (Decimal)         | (Binary)          | Data_in<br>= 0 | Data_in<br>= 1 | Data_in<br>=0 | Data_in<br>=1      |
| 0                | 0000             | 5                 | 0101              | 0000           | 0001           | 0101          | 0111               |
| 1                | 0001             | 0                 | 0000              | 0001           | 0010           | 0000          | 0101               |
| 2                | 0010             | 1                 | 0001              | 0010           | 0011           | 0001          | 0000               |
| 3                | 0011             | 1                 | 0001              | 0011           | 0100           | 0001          | 0001               |
| 4                | 0100             | 7                 | 0111              | 0100           | 0101           | 0111          | 0001               |
| 5                | 0101             | 5                 | 0101              | 0101           | 0110           | 0101          | 0111               |
| 6                | 0110             | 3                 | 0011              | 0110           | 0111           | 0011          | 0101               |
| 7                | 0111             | 8                 | 1000              | 0111           | 1000           | 1000          | 0011               |
| 8                | 1000             | 7                 | 0111              | 1000           | 0000           | 0111          | 1000               |

Truth table for Mealy counter. When data in is 0, the state stays the same and the output of the student number is in the same order. When data in is 1, the state moves to the next state and the student number changes accordingly.

### Circuit Diagram / Block Diagram:



Block diagram for Mealy counter

#### Waveform:



Waveform for Mealy counter when data\_in equals 1

#### VHDL:

```
elsif (data_in = '0') then
61
    62
                 yfsm <= s4;
63
                 end if;
64
              when s5 =>
65
66
                if (data_in = 'l') then
   67
                yfsm <= s6;
                elsif (data_in = '0') then
68
                yfsm <= s5;
69
70
                end if:
71
72
             when s6 =>
73 ⊟
74 ⊨
                if (data_in = 'l') then
                yfsm <= s7;
75
    ⊟
                elsif (data_in = '0') then
76
                yfsm <= s6;
77
                 end if:
78
79
              when s7 =>
80 <u>=</u>
                if (data in = 'l') then
                yfsm <= s8;
                elsif (data_in = '0') then
82
83
                yfsm <= s7;
                end if:
84
85
86
             when s8 =>
    Ė
87
                if (data in = 'l') then
88
                yfsm <= s0;
                elsif (data_in = '0') then
89
    yfsm <= s8;
90
91
                 end if;
92
```

```
library ieee;
     use ieee.std logic_1164.all;
 2
 3
    ⊟entity Mealy0to8Upcounter is
 4
        port
 5
    (
           clk: in std logic;
 6
 7
           data in: in std logic;
 8
           reset: in std logic;
           student_id: out std_logic_vector(3 downto 0);
 9
10
           current_state: out std_logic_vector(3 downto 0)
11
        );
     Lend entity;
12
    □architecture fsm of Mealy0to8Upcounter is
13
14
15
         type state_type is (s0,s1,s2,s3,s4,s5,s6,s7,s8);
16
17
         signal yfsm: state_type;
18
19
    ⊟begin
        process (clk, reset)
20
    21
        begin
22
           if reset = '1' then
    23
              yfsm <= s0;
24
    ₿
           elsif (clk'EVENT AND clk = 'l') then
25
26
    case yfsm is --how FSM moves (upcounter, cyling through states 0 to 8 )
    27
              when s0 =>
                 if (data in = 'l') then
28
    F
                  yfsm <= s1;
29
                 elsif (data_in = '0') then
30
31
                 yfsm <= s0;
32
                 end if:
```

```
31
                  yfsm <= s0;
32
                  end if;
33
34
               when sl =>
35
    if (data in = 'l') then
36
                  yfsm <= s2;
37
                 elsif (data_in = '0') then
    38
                  vfsm <= s1;
39
                  end if;
40
41
               when s2 =>
42
                 if (data in = 'l') then
    43
                 yfsm <= s3;
44
45
                 elsif (data in = '0')
46
    then
47
                 yfsm <= s2;
                 end if:
48
49
50
              when s3 =>
51
                 if (data in = 'l') then
    yfsm <= s4;
52
53
54
    ₿
                 elsif (data in = '0') then
                 yfsm <= s3;
55
56
                 end if;
57
58
              when s4 =>
59
                 if (data in = 'l') then
    60
                  yfsm <= s5;
61
    Ė
                 elsif (data_in = '0') then
62
                  yfsm <= s4;
```

```
end case:
 95
             end if:
 96
         end process;
 97
 98
     process (yfsm, data_in)
 99
         begin
    È
100
             case yfsm is
101
102
               when s0 => --at s0
                   current_state <= "0000"; --default current state
103
104
     ₿
                   if (data in = 'l') then
                   student id <= "0111"; --7
105
                   elsif (data_in = '0') then
106
     107
                   student id <= "0101"; --5
                   end if:
108
109
110
               when sl => --at sl
                  current_state <= "0001"; --default current state
if (data_in = '1') then</pre>
111
112
     ₿
                  student id <= "0101"; --5
113
                   elsif (data_in = '0') then
114
     115
                   student id <= "0000"; --0
116
                   end if.
117
118
                when s2 => --at s2
                  current_state <= "0010"; --default current state
119
                   if (data_in = 'l') then
120
     student_id <= "0000"; --0
elsif (data in = '0') then
121
122
     Ė
                  student_id <= "0001"; --1
123
124
125
```

```
124
                    end if:
125
126
                when s3 => --at s3
                   current_state <= "0011"; --default current state</pre>
127
                   if (data_in = 'l') then
128
     ⊟
                   student id <= "0001"; --1
129
                   elsif (data_in = '0') then
130
     131
                   student_id <= "0001"; --1
                   end if;
132
133
134
                when s4 => --at s4
                   current state <= "0100"; --default current state
135
                   if (data_in = 'l') then
     Ė
136
                   student id <= "0001"; --1
137
     138
                   elsif (data_in = '0') then
                   student_id <= "0111"; --7
139
140
                   end if:
141
                when s5 => --at s5
142
                   current_state <= "0101"; --default current state</pre>
143
                   if (data in = 'l') then
     Ė
144
                   student_id <= "0111"; --3
145
146
     \dot{\Box}
                   elsif (data in = '0') then
                   student_id <= "0101"; --5
147
148
                   end if;
149
150
                when s6 => --at s6
                   current_state <= "0110"; --default current state</pre>
151
                   if (data in = 'l') then
152
     Ė
     F
                   student id <= "0101"; --5
153
                   elsif (data_in = '0') then
154
                   student id <= "0011"; --3
```

```
148
                    end if;
149
150
                when s6 => --at s6
                   current state <= "0110"; --default current state
151
     Ė
152
                   if (data in = 'l') then
                   student id <= "0101"; --5
153
                   elsif (data in = '0') then
154
     155
                   student_id <= "0011"; --3
156
                   end if;
157
158
                when s7 => --at s7
                   current state <= "0111"; --default current state</pre>
159
                   if (data in = 'l')then
160
     161
                   student id <= "0011"; --3
162
     elsif (data in = '0') then
                   student_id <= "1000"; --8
163
164
                   end if;
165
166
                when s8 => --at s8
                   current state <= "1000"; --default current state
167
                   if (data_in = 'l') then
168
     \Box
                   student_id <= "1000"; --5
169
170
                   elsif (data in = '0') then
     171
                   student id <= "0111"; --7
172
                   end if;
173
             end case;
174
175
          end process;
176
      Lend fsm;
177
178
```

VHDL code for Mealy counter

## SSEG:

## Truth Table:

| Input | Output (abcdefg) | Hexadecimal |
|-------|------------------|-------------|
| 0000  | 0000000          | 0           |
| 0001  | 0110000          | 1           |
| 0010  | 1101101          | 2           |
| 0011  | 1111001          | 3           |
| 0100  | 0110011          | 4           |
| 0101  | 1011011          | 5           |
| 0110  | 1011111          | 6           |
| 0111  | 1110000          | 7           |
| 1000  | 1111111          | 8           |
| 1001  | 1110011          | 9           |
| 1010  | 1110111          | A           |
| 1011  | 0011111          | В           |
| 1100  | 0001101          | С           |
| 1101  | 0111101          | D           |
| 1110  | 1001111          | E           |
| 1111  | 1000111          | F           |

Truth table for the seven segment display for part 1 and 2  $\,$ 

| Input | Output (abcdefg) | Y/N |
|-------|------------------|-----|
| 0000  | 1110110          | N   |
| 0001  | 0110011          | Y   |

```
Truth table for the seven segment display for part 3
```

### Circuit Diagram / Block Diagram:



Block diagram for the seven segment display for part 1 and 2



Block diagram for the seven segment display for part 3

#### Waveform:

|     | Name       | Value at<br>0 ps | 0 ps<br>0 ps | 20.0 ns | 40.0 ns | 60.0 ns | 80.0 ns | 100.0 ns | 120.0 ns | 140,0 ns | 160.0 ns | 180.0 ns | 200.0 ns |
|-----|------------|------------------|--------------|---------|---------|---------|---------|----------|----------|----------|----------|----------|----------|
|     |            | o ps             | 1            |         |         |         |         |          |          |          |          |          |          |
| i   | > bcd      | B 1010           |              |         |         |         |         | 1010     |          |          |          |          |          |
| out | > leds     | B 1110111        |              |         |         |         |         | 1110111  |          |          |          |          | +        |
| in  | negative   | В 0              |              |         |         |         |         |          |          |          |          |          |          |
| eut | > negative | B 0000000        |              |         |         |         |         | 0000000  |          |          |          |          |          |
|     |            |                  |              |         |         |         |         |          |          |          |          |          |          |

Waveform for SSEG when 1010 or 10 is inputted for part 1 and 2



Waveform for SSEG when 0101 or 5 is inputted for part 3

#### VHDL:

```
LIBRARY ieee;
      USE ieee.std_logic_1164.all;
 3
 4
    ■ENTITY sseg2 IS
    PORT (negative : IN STD LOGIC;
                  bcd : IN STD LOGIC VECTOR (3 DOWNTO 0);
                  leds, negativeSign: OUT STD LOGIC VECTOR(0 TO 6));
      END sseg2;
 8
 9
    ☐ARCHITECTURE Behavior OF sseg2 IS
10
    □ BEGIN
11
12
    PROCESS (bcd)
          BEGIN
13
14
              if negative = 'l' then
    negativeSign <= "0000001";</pre>
15
               else
16
    negativeSign <="00000000";
17
18
19
                   END IF:
             CASE bcd IS -- abcdefg
20
    21
                  WHEN "0000" => leds <= NOT"0000001";
                  WHEN "0001" => leds <= NOT"1001111";
22
23
                  WHEN "0010" => leds <= NOT"0010010";
                  WHEN "0011" => leds <= NOT"0000110";
24
                  WHEN "0100" => leds <= NOT"1001100";
25
                  WHEN "0101" => leds <= NOT"0100100";
26
                  WHEN "0110" => leds <= NOT"0100000";
27
                  WHEN "0111" => leds <= NOT"0001111";
28
                  WHEN "1000" => leds <= NOT"00000000";
29
                  WHEN "1001" => leds <= NOT"0001100";</pre>
30
                  WHEN "1010" => leds <= NOT"0001000";
31
32
                  WHEN "1011" => leds <= NOT"1100000";
                  WHEN "1100" => leds <= NOT"1110010";
33
                  WHEN "1101" => leds <= NOT"1000010";
34
                  WHEN "1110" => leds <= NOT"0110000";
35
                  WHEN "1111" => leds <= NOT"0111000";
36
                  WHEN OTHERS => leds <= "----";
37
              END CASE;
38
39
          END PROCESS;
      END Behavior;
40
41
42
```

VHDL code for SSEG part 1 and 2

```
LIBRARY ieee;
 2
      USE ieee.std logic 1164.all;
 3
    ENTITY sseg3 IS
 4
          PORT (negative : IN STD LOGIC;
                  bcd : IN STD LOGIC VECTOR (3 DOWNTO 0);
 6
 7
                  leds, negativeSign: OUT STD LOGIC VECTOR(0 TO 6));
 8
     END sseg3;
 9
10
    ARCHITECTURE Behavior OF sseg3 IS
11
    ■BEGIN
12
          PROCESS (bcd)
    П
13
          BEGIN
14
    if negative = '1' then
15
                  negativeSign <= "11111110";
16
    else
17
                  negativeSign<= "11111111";
18
19
              END if;
20
21
              CASE bcd IS -- abcdefg
22
                  WHEN "0000" => leds <= "1110110"; -- n
                  WHEN "0001" => leds <= "0110011"; -- y
23
                  WHEN OTHERS => leds <= "----";
24
25
              END CASE;
26
          END PROCESS;
27
      END Behavior;
```

VHDL code for SSEG part 3

### **ALU 1:**

#### Description:

The General Purpose Processor (GPP) consists of storage units, a ALU, a control unit and a seven segment display unit. The most important component is the ALU as it does the computation of the imputed values. The up-counting from the FSM passes through the decoder which interprets the microcode and influences the type of operation the ALU performs to the two inputs (A and B) from the two latches. After the operation is complete, the outcome is passed to the two SSEGs which, using LEDs, display the hexadecimal equivalent of the output. The GPP has many inputs and outputs. The first input comes from the user who inputs the last four digits of their student number in binary from hexadecimal. The first two of the four digits are stored into A which holds 8 bits while the last two are stored in B. The two inputs are sent to the latches

which output A and B to the ALU. The Mealy machine cycles through 9 states each corresponding to the student number. The states of the machine are imputed into the decoder which turns the states into microcodes that are passed to the ALU. The ALU reads the microcodes and performs the specific operation to the A and B inputs before outputting to the SSEGs which displays the hexadecimal equivalent of the ALU output. The first SSEG displays the first hexadecimal equivalent, the second displays the last hexadecimal equivalent and the last displays the negative sign if the number is negative. The purpose of the inputs A and B are to be inputs for the arithmetic operations done by the ALU. The control unit outputs the operation that will be performed on the inputs A and B. ALU outputs the final answer which will be inputted to the SSEG to be displayed in hexadecimal format.

### Block Diagram:



Block diagram of GPP1 and ALU1

## Table of Microcode:

| Function | Microcode<br>(From Decoder) | Operation                |
|----------|-----------------------------|--------------------------|
| 1        | 0000000000000001            | Sum(A,B)                 |
| 2        | 0000000000000010            | Diff(A,B)                |
| 3        | 000000000000100             | $\overline{A}$           |
| 4        | 000000000001000             | $\overline{A \bullet B}$ |
| 5        | 000000000010000             | $\overline{A + B}$       |
| 6        | 000000000100000             | $A \bullet B$            |
| 7        | 000000001000000             | $A \oplus B$             |
| 8        | 000000010000000             | A + B                    |
| 9        | 0000000100000000            | $\overline{A \oplus B}$  |

Table of microcodes for GPP 1 for part 1

| Truth Table for Problem Set 1 |                          |           |          |                         |                         |           |  |  |
|-------------------------------|--------------------------|-----------|----------|-------------------------|-------------------------|-----------|--|--|
| Inp                           | out of Latch1            | (A)       |          | Inp                     | ut of Latch2            | (B)       |  |  |
| Hexad                         | ecimal                   | 53        |          | Hexad                   | ecimal                  | 87        |  |  |
| Bin                           | ary                      | 01010011  |          | Bin                     | ary                     | 10000111  |  |  |
|                               |                          |           |          |                         |                         |           |  |  |
| AS                            | U1                       | Result in | n Binary |                         | abcdefg                 |           |  |  |
| Function #                    | Operation                | Result 2  | Result 1 | SSEG2                   | SSEG1                   | Sign SSEG |  |  |
| 1                             | Sum(A,B)                 | 1101      | 1010     | D: 0111101              | A:1110111               | 0000000   |  |  |
| 2                             | Diff(A,B)                | 0011      | 0100     | <mark>3:</mark> 1111001 | <mark>4:</mark> 0110011 | 0000001   |  |  |
| 3                             | $\overline{A}$           | 1010      | 1100     | A: 1110111              | C:0001101               | 0000000   |  |  |
| 4                             | $\overline{A \bullet B}$ | 1111      | 1100     | F: 1000111              | C:0001101               | 0000000   |  |  |
| 5                             | $\overline{A + B}$       | 0010      | 1000     | <mark>2:</mark> 1101101 | <mark>8:</mark> 1111111 | 0000000   |  |  |
| 6                             | $A \bullet B$            | 0000      | 0011     | <mark>0:</mark> 1111110 | <b>3:</b> 1111001       | 0000000   |  |  |
| 7                             | $A \oplus B$             | 1101      | 0100     | D: 0111101              | <mark>4:</mark> 0110011 | 0000000   |  |  |
| 8                             | A + B                    | 1101      | 0111     | D: 0111101              | <mark>7:</mark> 1110000 | 0000000   |  |  |
| 9                             | $\overline{A \oplus B}$  | 0010      | 1011     | <mark>2:</mark> 1101101 | B: 0011111              | 0000000   |  |  |

Truth table for GPP 1

### Waveform:



ALU1 Waveform running the sum function



GPP1 Waveform (after the red line the numbers are correct)

#### VHDL:

```
library IEEE;
      use IEEE.STD_LOGIC_1164.ALL;
 3
      use IEEE.STD LOGIC UNSIGNED.ALL;
     use IEEE NUMERIC STD.ALL;
    Flentity ALU1 is
 5
    port( Clock : in std_logic; -- input clock signal
            A,B: in unsigned(7 downto 0); -- 8-bit inputs from latches A and B
            student id : in unsigned(3 downto 0); -- 4 bit student id from FSM
 8
9
            OP: in unsigned(15 downto 0); -- 16-bit selector for Operation from Decoder
10
            Neg: out std logic; -- is the result negative ? Set-ve bit output
            R1 : out unsigned(3 downto 0); -- lower 4-bits of 8-bit Result Output
11
12
           R2 : out unsigned(3 downto 0)); -- higher 4-bits of 8-bit Result Output
13
    end ALU1;
14
15
    Darchitecture calculation of ALU1 is -- temporary signal declarations.
      signal Regl,Reg2,Result : unsigned(7 downto 0) := (others => '0');
    signal Reg4 : unsigned (0 to 7);
17
    □begin
18
      Regl <= A; -- temporarily store A in Regl local variable
19
     Reg2 <= B; -- temporarily store B in Reg2 local variable
20
21
22
    □process(Clock, OP)
23
    begin
24
    if (rising_edge (Clock)) THEN -- Do the calculation @ positive edge of clock cycle.
25
           case OP is
    26
            WHEN "00000000000000001"=>
27
28
            -- Do Addition for Regl and Reg2
29
            Result <= Reg1 + Reg2;
           Neg <= '0';
30
31
32
            when "0000000000000010" =>
```

```
31
            when "00000000000000010" =>
32
33
            if Regl<Reg2 then
    \Box
34
            Result <= Reg2 - Reg1;
35
            neg <= '1';
36
    \Box
            else
37
            Result <= Reg1 - Reg2;
            neg <= '0';
38
39
            end if;
40
            WHEN "0000000000000100"=>
41
42
            --Do Inverse
43
            Result <= NOT Regl;
            Neg <= '0';
44
45
            WHEN "000000000001000"=>
46
47
            -- Do Boolean NAND
            Result <= NOT(Reg1 AND Reg2);
48
49
            Neg <= '0';
50
            WHEN "000000000010000"=>
51
52
            -- Do Boolean NOR
53
            Result <= NOT(Reg1 OR Reg2);
54
            Neq <= '0';
55
56
            WHEN "0000000000100000"=>
57
            -- Do Boolean AND
58
            Result <= Regl AND Reg2;
            Neg <= '0';
59
60
            WHEN "0000000001000000"=>
61
            -- Do Boolean XOR
62
```

```
Neg <= '0';
56
            WHEN "000000000100000"=>
57
            -- Do Boolean AND
58
            Result <= Reg1 AND Reg2;
59
            Neg <= '0';
60
            WHEN "0000000001000000"=>
61
62
            -- Do Boolean XOR
63
            Result <= Regl XOR Reg2;
64
            Nea <= '0';
65
            WHEN "0000000010000000"=>
66
67
            -- Do Boolean OR
68
            Result <= Regl OR Reg2;
            Neg <= '0';
69
70
71
            WHEN "0000000100000000"=>
72
            -- Do Boolean XNOR
73
            Result <= Reg1 XNOR Reg2;
74
            Neg <= '0';
75
76
            WHEN OTHERS =>
77
            -- Don't care, do nothing
78
            end case;
79
         end if:
80
     end process;
81
     R1 <= Result(3 downto 0); -- Since the output seven segments can
82
     R2 <= Result(7 downto 4); -- only 4-bits, split the 8-bit to two 4-bits.
83
     Lend calculation;
84
```

VHDL Code for ALU 1

### ALU 2:

(Function g)

#### Description:

The purpose of the ALU2 is to perform operations that are different to ALU1 based on the function given. The ALU2 is similar to ALU1 as they both perform an operation based on the microcode sent from the decoder. After every rising edge, the Mealy machine outputs a state from 0 to 8 which the decoder reads and sends the equivalent microcode to ALU2 so that it can perform the operation. The only difference between ALU1 and ALU2 is that the operations which are based on the table g, are different for each microcode. ALU2 takes in 2 inputs, A and B from the latches as well as the decoder input to perform the proper operation. The output of the ALU2 is split into two 4 bit representations to be sent to two SSEGs so that they can display the hexadecimal equivalent. The purpose of the inputs A and B are to be inputs for the arithmetic operations done by the ALU. The control unit outputs the operation that will be performed on the

inputs A and B. ALU outputs the final answer which will be inputted to the SSEG to be displayed in hexadecimal format.

## Block Diagram:



Block diagram of GPP1 and ALU1

## Table of Microcode:

| Function | Microcode<br>(From Decoder) | Operation                 |  |  |  |
|----------|-----------------------------|---------------------------|--|--|--|
| 1        | 0000000000000001            | Invert Sig-bit A          |  |  |  |
| 2        | 00000000000000010           | SHL A by 4, all 1 after   |  |  |  |
| 3        | 0000000000000100            | Invert Upper 4-bit B      |  |  |  |
| 4        | 000000000001000             | Min(A, B)                 |  |  |  |
| 5        | 000000000010000             | Sum(A,B) add 4            |  |  |  |
| 6        | 000000000100000             | A add 3                   |  |  |  |
| 7        | 000000001000000             | Even-bits A = Even-bits B |  |  |  |
| 8        | 000000010000000             | $\overline{A \oplus B}$   |  |  |  |
| 9        | 000000100000000             | ROR B by 3 bits           |  |  |  |

Table of microcodes for GPP 1 for part 1

| Truth Table for Problem Set 2 |                           |                |          |          |                         |                         |  |
|-------------------------------|---------------------------|----------------|----------|----------|-------------------------|-------------------------|--|
| In                            | put of Latch1             | (A)            |          | In       | (B)                     |                         |  |
| Нехас                         | lecimal                   | 01             |          | Нехас    | lecimal                 | 38                      |  |
| Bir                           | nary                      | 00000001       |          | Bir      | nary                    | 00111000                |  |
|                               |                           |                |          |          |                         |                         |  |
| ASU2 Result in Binary abcdefg |                           |                |          |          |                         |                         |  |
| Function #                    | Oper                      | ation          | Result 2 | Result 1 | SSEG2                   | SSEG1                   |  |
| 1                             | Invert S                  | ig-bit A       | 1100     | 1010     | C:0001101               | A:1110111               |  |
| 2                             | SHL A by 4                | 1, all 1 after | 0011     | 1111     | <mark>3:</mark> 1111001 | F:1000111               |  |
| 3                             | Invert Upp                | oer 4-bit B    | 0111     | 0111     | <b>7:</b> 1110000       | <mark>7:</mark> 1110000 |  |
| 4                             | Min(                      | A, B)          | 0101     | 0011     | <mark>5:</mark> 1011011 | <mark>3:</mark> 1111001 |  |
| 5                             | Sum(A,                    | B) add 4       | 1101     | 1110     | D:0111101               | E:1001111               |  |
| 6                             | A add 3                   |                | 0101     | 0110     | <mark>5:</mark> 1011011 | <mark>6:</mark> 1011111 |  |
| 7                             | Even-bits A = Even-bits B |                | 0000     | 0111     | <mark>0:</mark> 1111110 | <mark>7:</mark> 1110000 |  |
| 8                             | $\overline{A \oplus B}$   |                | 0010     | 1011     | <mark>2:</mark> 1101101 | <mark>B:</mark> 0011111 |  |
| 9                             | ROR B                     | by 3 bits      | 1111     | 0000     | F:1000111               | <mark>0:</mark> 0000000 |  |

Truth table for GPP2

### Waveform:



Waveform for ALU2 inverting the bit significance of A (operation 1)



Waveform for GPP 2 (after the red line the numbers are correct)

#### VHDL:

```
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
        use IEEE.NUMERIC_STD.ALL;
      ⊟entity ALU2 is
      Eport(Clock: in std_logic; -- input clock signal
A,B: in unsigned(7 downto 0); -- 8-bit inputs from latches A and B
student_id: in unsigned(3 downto 0); -- 4 bit student id from FSM
                 OP : in unsigned(15 downto 0); -- 16-bit selector for Operation from Decoder
10
                 Neg: out std_logic; -- is the result negative ? Set-ve bit output
                 R1: out unsigned(3 downto 0); -- lower 4-bits of 8-bit Result Output
R2: out unsigned(3 downto 0)); -- higher 4-bits of 8-bit Result Output
11
12
       end ALU2;
13
     Barchitecture calculation of ALU2 is -- temporary signal declarations.
14
      | signal Reg1,Reg2,Result : unsigned(7 downto 0) := (others => '0');
signal Reg4 : unsigned (0 to 7);
16
17
       Reg1 <= A; -- temporarily store A in Reg1 local variable
Reg2 <= B; -- temporarily store B in Reg2 local variable
19
21
       begin
22
            if(rising_edge(Clock)) THEN -- Do the calculation @ positive edge of clock cycle.
23
      case OP is
24
                        WHEN "0000000000000001" =>
25
                                 Result(0)<= Regl(7);
                                 Result(1) <= Regl(6);
26
                                 Result(2) <= Regl(5);
28
                                 Result(3) \le Regl(4);
29
                                 Result(4)<= Regl(3);
30
                                 Result (5) \le \text{Regl}(2);
                                 Result (6) <= Regl (1);
31
                                 Result(7) <= Regl(0);
                                 --Neg<='0':
33
34
35
                         WHEN "0000000000000010" =>
36
37
                                   Result<= Regl sll 4:
38
                                  Result(0)<='1';
Result(1)<='1';
40
41
                                   Result (2) <= '1';
                                   Result(3)<='1';
43
                         WHEN "000000000000100" =>
                                  Result(7) <= Not Reg2(7);
Result(6) <= Not Reg2(6);</pre>
45
46
                                  Result(5) <= Not Reg2(5);
Result(4) <= Not Reg2(4);
47
48
                                   Result(3) <= Reg2(3);
```

```
4456478455555555556662345566777234577778012334856788
                                Result(6) <= Not Reg2(6);
Result(5) <= Not Reg2(5);
                                            Result(5)<= Not Reg2(5);

Result(4)<= Not Reg2(4);

Result(3)<= Reg2(3);

Result(2)<= Reg2(2);

Result(1)<= Reg2(1);

Result(0)<= Reg2(0);
                                WHEN "000000000001000" =>
                                             if(Regl<=Reg2) then
  Result<= Reg1;
else
  Result<= Reg2;
end iF;</pre>
                                WHEN "000000000000000" => Result <= Reg1 + Reg2+ "00000100"; --note before was 4
                                WHEN "0000000000100000" => Result<= Reg1 + "00000011";
                                WHEN "0000000001000000" =>
                                          Result(0) <= Reg2(0);
Result(1) <= Reg1(1);
Result(2) <= Reg2(2);
Result(3) <= Reg1(3);
Result(4) <= Reg2(4);
Result(5) <= Reg1(5);
Result(6) <= Reg2(6);
Result(7) <= Reg1(7);
                                WHEN "0000000010000000" => Result <= (Regl XNOR Reg2);
                                WHEN "0000000100000000" => Result<= Reg2 ROR 3;
                                WHEN OTHERS => Result<= "----";
                        end case;
end if;
                  end process;
89
90
91
          R1 <= Result(3 downto 0); -- Since the output seven segments can
R2 <= Result(7 downto 4); -- only 4-bits, split the 8-bit to two 4-bits.
         end calculation;
```

#### VHDL code for ALU 2

## **ALU 3:**

### Description:

The purpose of ALU3 is to compare one of the 2 digits of A, in this case (53)<sub>16</sub>, with each number of the student ID. If the student ID number matches either 5 or 3 in binary, the SSEG will display a "y" otherwise it will display a "n". The rising edge of the clock allows the Mealy machine to cycle through all the states of the student number and ALU3 compares the two numbers. Once the ALU3 is finished comparing the numbers, it will output either "00000000" or "00000001" to the SSEG which interprets "00000000" as "n" and "00000001" as "y". The SSEG then displays this output. The purpose of the input A is that is allows the ALU3 to compare it with the student number. The control unit outputs the operation that will be performed on the input A. The ALU3 output is the result of the operation done by the ALU3 which is imputed to the SSEG. The purpose of the SSEG is to display "y" or "n" according to if the numbers match.

### Block Diagram:



Block diagram for GPP3 and ALU3

## Table of Microcode:

| Function | Microcode<br>(From Decoder) | Operation                                                                       |  |  |  |
|----------|-----------------------------|---------------------------------------------------------------------------------|--|--|--|
| 1        | 0000000000000001            | Compare the first number of student number with both bits of A in hexadecimal   |  |  |  |
| 2        | 0000000000000010            | Compare the second number of student number with both bits of A in hexadecimal  |  |  |  |
| 3        | 000000000000100             | Compare the third number of student number with both bits of A in hexadecimal   |  |  |  |
| 4        | 000000000001000             | Compare the fourth number of student number with both bits of A in hexadecimal  |  |  |  |
| 5        | 000000000010000             | Compare the fifth number of student number with both bits of A in hexadecimal   |  |  |  |
| 6        | 000000000100000             | Compare the sixth number of student number with both bits of A in hexadecimal   |  |  |  |
| 7        | 000000001000000             | Compare the seventh number of student number with both bits of A in hexadecimal |  |  |  |
| 8        | 000000010000000             | Compare the eighth number of student number with both bits of A in hexadecimal  |  |  |  |
| 9        | 0000000100000000            | Compare the ninth number of student number with both bits of A in hexadecimal   |  |  |  |

Table of microcode for GPP3

| Truth Table for Problem Set 3 |            |                 |                |           |         |        |  |  |  |  |
|-------------------------------|------------|-----------------|----------------|-----------|---------|--------|--|--|--|--|
| Input of Latch1 (A)           |            |                 |                |           |         |        |  |  |  |  |
| Н                             | exadecimal |                 | 53             |           |         |        |  |  |  |  |
|                               | Binary     |                 | 01010011       |           |         |        |  |  |  |  |
|                               |            |                 |                |           |         |        |  |  |  |  |
|                               | ASU3       | A in Binary     |                | Output in | SSEG    |        |  |  |  |  |
| Function #                    | Student ID | First<br>4-bits | Last<br>4-bits | Binary    | abcdefg | Y or N |  |  |  |  |
| 1                             | 5: 0101    | 0101            | 0011           | 0001      | 0110011 | Y      |  |  |  |  |
| 2                             | 0: 0000    | 0101            | 0011           | 0000      | 1110110 | N      |  |  |  |  |
| 3                             | 1: 0001    | 0101            | 0011           | 0000      | 1110110 | N      |  |  |  |  |
| 4                             | 1: 0001    | 0101            | 0011           | 0000      | 1110110 | N      |  |  |  |  |
| 5                             | 7: 0111    | 0101            | 0011           | 0000      | 1110110 | N      |  |  |  |  |
| 6                             | 5: 0101    | 0101            | 0011           | 0001      | 0110011 | Y      |  |  |  |  |
| 7                             | 3: 0011    | 0101            | 0011           | 0001      | 0110011 | Y      |  |  |  |  |
| 8                             | 8: 1000    | 0101            | 0011           | 0000      | 1110110 | N      |  |  |  |  |
| 9                             | 7: 0111    | 0101            | 0011           | 0000      | 1110110 | N      |  |  |  |  |

Truth table for GPP3

### Waveform:

|     | Name         | value at     | 0 ps      | 20.0 ns | 40.0 ns | 60.0 ns | 80.0 ns | 100.0 ns          | 120.0 ns | 140.0 ns | 160.0 ns | 180.0 ns | 200.0 ns |
|-----|--------------|--------------|-----------|---------|---------|---------|---------|-------------------|----------|----------|----------|----------|----------|
|     |              | 0 ps         | 0 ps<br>⊔ |         |         |         |         |                   |          |          |          |          |          |
| i.  | > A          | B 01010011   |           |         |         |         |         | 01010011          |          |          |          |          |          |
| eut | > Ans        | B 0001       |           |         |         |         |         | 0001              |          |          |          |          |          |
| in_ | Clock        | В 0          |           |         |         |         |         |                   |          |          |          |          |          |
| out | Neg          | В 0          |           |         |         |         |         |                   |          |          |          |          |          |
| i   | > OP         | В 0000000000 |           |         |         |         |         | 00000000000000001 |          |          |          |          |          |
| i≞  | > student_id | B 0101       |           |         |         |         |         | 0101              |          |          |          |          |          |
|     |              |              |           |         |         |         |         |                   |          |          |          |          |          |

Waveform for ALU3 testing if 5 (0101) is equal to one of the two bits of A (01010011)



Waveform for GPP3 (after the red line the numbers are correct)

VHDL:

```
1
       LIBRARY IEEE;
       USE IEEE.STD_LOGIC_1164.all;
USE IEEE.STD_LOGIC_UNSIGNED.all;
 2
 3
       USE IEEE.NUMERIC_STD.all;
     ENTITY ALU3 IS
     PORT (Clock: IN STD_LOGIC;
             A: IN UNSIGNED (7 DOWNTO 0);
              student id: IN UNSIGNED(3 DOWNTO 0);
 8
             OP: IN UNSIGNED (15 DOWNTO 0);
 9
              Neg: OUT STD LOGIC:
10
              Ans: OUT UNSIGNED(3 DOWNTO 0));
11
12
      END ALU3:
13
14
     □ARCHITECTURE calculation of ALU3 IS
15
     SIGNAL Reg1, Reg2, Result: UNSIGNED(7 DOWNTO 0):= (OTHERS =>'0');
SIGNAL Reg4: UNSIGNED (0 TO 7);
16
17
18
     □ BEGIN
19
       Regl <= A;
20
21
22 PROCESS (Clock, OP)
23
      BEGIN
     CASE OP IS
24
           WHEN "0000000000000001" =>
25
26
           if (Regl(3 downto 0) = student id) then
             Result <= "00000001";
27
           elsif (Reg1(7 downto 4) = student_id) then
  Result <= "00000001";</pre>
28
     Ė
29
     \dot{\Box}
           else
30
             Result <= "000000000";
31
           end if;
32
33
           WHEN "0000000000000010" =>
34
35
     \dot{\Box}
           if (Regl(3 downto 0) = student id) then
             Result <= "00000001";
     上
36
           elsif (Regl(7 downto 4) = student_id) then
37
             Result <= "00000001";
38
     Ė
39
           else
             Result <= "00000000";
40
41
           end if:
42
43
44
           WHEN "0000000000000100" =>
     P
           if (Regl(3 downto 0) = student_id) then
45
             Result <= "00000001";
46
           elsif (Regl(7 downto 4) = student_id) then
  Result <= "00000001";</pre>
47
     48
49
     Result <= "000000000";
50
51
          end if;
52
53
          WHEN "000000000001000" =>
    Ė
54
          if (Regl(3 downto 0) = student_id) then
          Result <= "00000001";
elsif (Regl(7 downto 4) = student_id) then
55
    -0-1-0
56
            Result <= "00000001";
57
         else
58
            Result <= "00000000";
59
60
          end if;
61
          WHEN "0000000000010000" =>
62
         if (Regl(3 downto 0) = student_id) then
63
    日十日十日
             Result <= "00000001";
64
          elsif (Regl(7 downto 4) = student id) then
65
             Result <= "00000001";
66
68
            Result <= "00000000";
69
          end if;
70
71
          WHEN "000000000100000" =>
          if (Regl(3 downto 0) = student id) then
72
    日十日十日
73
             Result <= "00000001";
74
          elsif (Regl(7 downto 4) = student_id) then
75
             Result <= "00000001";
76
          else
77
78
            Result <= "000000000";
          end if:
79
80
          WHEN "0000000001000000" =>
     if (Regl(3 downto 0) = student_id) then
          Result <= "00000001";
elsif (Regl(7 downto 4) = student_id) then
Result <= "00000001";
82
     十日十日
83
84
85
            Result <= "00000000";
86
87
88
89
          WHEN "0000000010000000" =>
          if (Regl(3 downto 0) = student_id) then
Result <= "00000001";</pre>
90
     日十日十日
91
          elsif (Regl(7 downto 4) = student_id) then
92
            Result <= "00000001";
93
94
             Result <= "000000000";
96
97
          WIEN #0000000100000000 ->
```

```
Result <= "00000000";
 68
 69
         end if;
 70
         WHEN "000000000100000" =>
71
 72
        if (Regl(3 downto 0) = student id) then
     73
           Result <= "00000001";
 74
         elsif (Regl(7 downto 4) = student_id) then
     75
          Result <= "00000001";
 76
     77
           Result <= "000000000";
 78
         end if;
 79
         WHEN "000000001000000" =>
 80
    Ė
        if (Regl(3 downto 0) = student_id) then
 81
82
           Result <= "000000001";
         elsif (Regl(7 downto 4) = student_id) then
83
     84
          Result <= "00000001";
 85
     Result <= "00000000";
86
87
         end if;
88
         WHEN "0000000010000000" =>
89
    自上
        if (Regl(3 downto 0) = student_id) then
 90
            Result <= "00000001";
 91
         elsif (Regl(7 downto 4) = student_id) then
 92
     93
           Result <= "00000001";
94
     else
95
          Result <= "000000000";
 96
         end if;
97
98
         WHEN "0000000100000000" =>
        if (Regl(3 downto 0) = student_id) then
99
    100
           Result <= "00000001";
101
         elsif (Regl(7 downto 4) = student_id) then
    102
           Result <= "00000001";
103
         else
104
           Result <= "000000000";
105
         end if;
106
107
         WHEN OTHERS =>
108
         Result <= "----";
109
110
        END CASE:
      END PROCESS;
111
112
113
      Ans <= Result(3 downto 0);
114
115
      END calculation;
```

### Conclusion:

In conclusion, in lab 6 we successfully created multiple GPPs by implementing 3 different ALUs and different components created from all the labs throughout the semester like the mealy machine, 4 to 16 decoder, SSEG, and the latches. Through the waveforms, we were able to confirm that ALU1, ALU2, and ALU3 were working properly and that when connected to create each GPP for the different problem sets, they outputted the correct waveform. Each ALU consists of a mealy machine that would cycle through the different states which allowed the ALUs to perform different operations with the two inputs A and B. The importance of each component was emphasized in this lab as many problems we faced were due to small errors in a specific component. The completion of lab 6 demonstrates the growth in the semester from being new to quartus to creating our own GPP.